Wide-issue
A wide-issue architecture is a computer processor that issues more than one instruction per clock cycle.[1] They can be considered in three broad types:
- Statically-scheduled superscalar architectures execute instructions in the order presented; the hardware logic determines which instructions are ready and safe to dispatch on each clock cycle.
- VLIW architectures rely on the programming software (compiler) to determine which instructions to dispatch on a given clock cycle.[2]
- Dynamically-scheduled superscalar architectures execute instructions in an order that gives the same result as the order presented; the hardware logic determines which instructions are ready and safe to dispatch on each clock cycle.[3]
See also
References
- ↑ "Scheduling for Superscalar & Multiple Issue Machines" (PDF).
- ↑ "Wide Issue and Speculation".
- ↑ Martin, Milo. "Superscalar" (PDF).
This article is issued from Wikipedia - version of the 10/30/2015. The text is available under the Creative Commons Attribution/Share Alike but additional terms may apply for the media files.